파트넘버.co.kr GVT71256C36 데이터시트 PDF


GVT71256C36 반도체 회로 부품 판매점

(GVT7xxxx) 256K X 36/512K X 18 Pipelined SRAM



Cypress Semiconductor 로고
Cypress Semiconductor
GVT71256C36 데이터시트, 핀배열, 회로
( DataSheet : www.DataSheet4U.com )
CY7C1366A/GVT71256C36
CY7C1367A/GVT71512C18
256K x 36/512K x 18 Pipelined SRAM
Features
• Fast access times: 2.5 ns, 3.0 ns, and 3.5 ns
• Fast clock speed: 225 MHz, 200 MHz, 166 MHz, and
150 MHz
• Fast OE access times: 2.5 ns, 3.0 ns, and 3.5 ns
• Optimal for performance (two cycle chip deselect, depth
expansion without wait state)
• 3.3V –5% and +10% power supply
• 3.3V or 2.5V I/O supply
• 5V tolerant inputs except I/Os
• Clamp diodes to VSS at all inputs and outputs
• Common data inputs and data outputs
• Byte Write Enable and Global Write control
• Multiple chip enables for depth expansion:
three chip enables for TA(GVTI)/A(CY) package version
and two chip enables for B(GVTI)/BG(CY) and
T(GVTI)/AJ(CY) package versions
• Address pipeline capability
• Address, data and control registers
• Internally self-timed Write Cycle
• Burst control pins (interleaved or linear burst
sequence)
• Automatic power-down for portable applications
• JTAG boundary scan for B and T package version
• Low profile 119-bump, 14-mm x 22-mm PBGA (Ball Grid
Array) and 100-pin TQFP packages
Functional Description
The Cypress Synchronous Burst SRAM family employs
high-speed, low power CMOS designs using advanced
triple-layer polysilicon, double-layer metal technology. Each
memory cell consists of four transistors and two high valued
resistors.
The CY7C1366A/GVT71256C36 and CY7C1367A/
GVT71512C18 SRAMs integrate 262,144 x 36 and 524,288 x
18 SRAM cells with advanced synchronous peripheral circuitry
and a 2-bit counter for internal burst operation. All synchro-
nous inputs are gated by registers controlled by a
positive-edge-triggered Clock Input (CLK). The synchronous
inputs include all addresses, all data inputs, address-pipelin-
ing Chip Enable (CE), depth-expansion Chip Enables (CE2
and CE2), Burst Control Inputs (ADSC, ADSP, and ADV), Write
Enables (BWa, BWb, BWc, BWd, and BWE), and Global Write
(GW). However, the CE2 Chip Enable input is only available for
the TA(GVTI)/A(CY) package version.
Asynchronous inputs include the Output Enable (OE) and
Burst Mode Control (MODE). The data outputs (Q), enabled
by OE, are also asynchronous.
Addresses and chip enables are registered with either Ad-
dress Status Processor (ADSP) or Address Status Controller
(ADSC) input pins. Subsequent burst addresses can be inter-
nally generated as controlled by the Burst Advance Pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed WRITE cycle. WRITE cycles can be one
to four bytes wide, as controlled by the write control inputs.
Individual byte write allows an individual byte to be written.
BWa controls DQa. BWb controls DQb. BWc controls DQc.
BWd controls DQd. BWa, BWb, BWc, and BWd can be active
only with BWE being LOW. GW being LOW causes all bytes
to be written. The x18 version only has 18 data inputs/outputs
(DQa and DQb) along with BWa and BWb (no BWc, BWd,
DQc, and DQd).
For the B(GVTI)/BG(CY) and T(GVTI)/AJ(CY) package ver-
sions, four pins are used to implement JTAG test capabilities:
Test Mode Select (TMS), Test Data-In (TDI), Test Clock (TCK),
and Test Data-Out (TDO). The JTAG circuitry is used to serially
shift data to and from the device. JTAG inputs use
LVTTL/LVCMOS levels to shift data during this testing mode of
operation. The TA package version does not offer the JTAG
capability.
The CY7C1366A/GVT71256C36 and CY7C1367A/
GVT71512C18 operate from a +3.3V power supply. All inputs
and outputs are LVTTL compatible.
Selection Guide
7C1366A-225/
71256C36-4.4
7C1367A-225/
71512C18-4.4
Maximum Access Time (ns)
2.5
Maximum Operating Current (mA)
Commercial
570
Maximum CMOS Standby Current (mA)
10
7C1366A-200/
71256C36-5
7C1367A-200/
71512C18-5
3.0
510
10
7C1366A-166/
71256C36-6
7C1367A-166/
71512C18-6
3.5
425
10
7C1366A-150/
71256C36-6.7
7C1367A-150/
71512C18-6.7
3.5
380
10
www.DataSheet4U.com
wwwC.yDparteaSssheSeet4mU.iccoomnductor Corporation • 3901 North First Street • San Jose • CA 95134 • 408-943-2600
June 12, 2001


GVT71256C36 데이터시트, 핀배열, 회로
CY7C1366A/GVT71256C36
CY7C1367A/GVT71512C18
Functional Block Diagram256K x 36[1]
BWa#
BWE#
CLK
BYTE a WRITE
DQ
BWb#
BYTE b WRITE
DQ
GW#
BWc#
BYTE c WRITE
DQ
BWd#
BYTE d WRITE
DQ
CE#
CE2
[2]
CE2#
ENABLE
DQ
DQ
OE#
ZZ
ADSP#
A
ADSC#
Power Down Logic
16
Address
Register
Input
Register
CLR
ADV#
A1-A0
MODE
Binary
Counter
& Logic
Functional Block Diagram512K x 18[1]
BWb#
BWE#
BYTE b
WRITE
DQ
OUTPUT
REGISTER
DQ
DQa,DQb
DQc,DQd
BWa#
GW#
BYTE a
WRITE
DQ
CE#
CE2
[2]
CE2#
ZZ
OE#
ADSP#
Power Down Logic
A
ADSC#
17
ENABLE
DQ
DQ
Address
Register
Input
Register
OUTPUT
REGISTER
ADV#
A1-A0
MODE
CLR
Binary
Counter
& Logic
DQ
DQa,D
Qb
Notes:
1. The Functional Block Diagram illustrates simplified device operation. See Truth Table, pin descriptions and timing diagrams for detailed information.
2. CE2 is for TA version only.
2




PDF 파일 내의 페이지 : 총 27 페이지

제조업체: Cypress Semiconductor

( cypress )

GVT71256C36 ram

데이터시트 다운로드
:

[ GVT71256C36.PDF ]

[ GVT71256C36 다른 제조사 검색 ]




국내 전력반도체 판매점


상호 : 아이지 인터내셔날

전화번호 : 051-319-2877

[ 홈페이지 ]

IGBT, TR 모듈, SCR, 다이오드모듈, 각종 전력 휴즈

( IYXS, Powerex, Toshiba, Fuji, Bussmann, Eaton )

전력반도체 문의 : 010-3582-2743



일반적인 전자부품 판매점


디바이스마트

IC114

엘레파츠

ICbanQ

Mouser Electronics

DigiKey Electronics

Element14


관련 데이터시트


GVT71256C36

(GVT7xxxx) 256K X 36/512K X 18 Pipelined SRAM - Cypress Semiconductor