|
NXP Semiconductors |
74HC273-Q100; 74HCT273-Q100
Octal D-type flip-flop with reset; positive-edge trigger
Rev. 1 — 19 June 2013
Product data sheet
1. General description
The 74HC273-Q100; 74HCT273-Q100 is an octal positive-edge triggered D-type flip-flop.
The device features clock (CP) and master reset (MR) inputs. The outputs Qn assume the
state of their corresponding Dn inputs that meet the set-up and hold time requirements on
the LOW-to-HIGH clock (CP) transition. A LOW on MR forces the outputs LOW
independently of clock and data inputs. Inputs include clamp diodes which enable the use
of current limiting resistors to interface inputs to voltages in excess of VCC.
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from 40 C to +85 C and from 40 C to +125 C
Input levels:
For 74HC273-Q100: CMOS level
For 74HCT273-Q100: TTL level
Common clock and master reset
Eight positive edge-triggered D-type flip-flops
Complies with JEDEC standard no. 7A
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V.
Multiple package options
3. Ordering information
Table 1. Ordering information
Type number
Package
Temperature range Name
Description
74HC273D-Q100 40 C to +125 C SO20
74HCT273D-Q100
plastic small outline package; 20 leads; body width
7.5 mm
74HC273PW-Q100 40 C to +125 C TSSOP20 plastic thin shrink small outline package; 20 leads;
74HCT273PW-Q100
body width 4.4 mm
74HC273BQ-Q100 40 C to +125 C
74HCT273BQ-Q100
DHVQFN20 plastic dual in-line compatible thermal enhanced
very thin quad flat package; no leads; 20 terminals;
body 2.5 4.5 0.85 mm
Version
SOT163-1
SOT360-1
SOT764-1
NXP Semiconductors
4. Functional diagram
74HC273-Q100; 74HCT273-Q100
Octal D-type flip-flop with reset; positive-edge trigger
D0
3
D1
4
D2
7
8 D3
D4
13
D5
14
17 D6
D7
18
MR
1
CP
11
Q0
2
Q1
5
Q2
6
FF1 Q3 9
TO Q4
FF8
12
Q5
15
Q6
16
Q7
19
001aae055
Fig 1. Functional diagram
11
CP
3 D0
Q0
2
4 D1
Q1 5
7 D2
Q2 6
8 D3
Q3 9
13 D4
12
Q4
14 D5
15
Q5
17
D6
16
Q6
18
D7
19
Q7
MR
1 mna763
Fig 2. Logic symbol
11
CP
MR 1
C1
R
D0 3
D1 4
D2 7
8
D3
D4 13
14
D5
D6 17
18
D7
1D
2 Q0
5 Q1
6 Q2
9
Q3
12 Q4
15
Q5
16 Q6
19
Q7
mna764
Fig 3. IEC logic symbol
74HC_HCT273_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 19 June 2013
© NXP B.V. 2013. All rights reserved.
2 of 19
|