파트넘버.co.kr 74F191SJ 데이터시트 PDF


74F191SJ 반도체 회로 부품 판매점

Up/Down Binary Counter with Preset and Ripple Clock



Fairchild 로고
Fairchild
74F191SJ 데이터시트, 핀배열, 회로
April 1988
Revised July 1999
74F191
Up/Down Binary Counter with Preset and Ripple Clock
General Description
The 74F191 is a reversible modulo-16 binary counter fea-
turing synchronous counting and asynchronous presetting.
The preset feature allows the 74F191 to be used in pro-
grammable dividers. The Count Enable input, the Terminal
Count output and Ripple Clock output make possible a
variety of methods of implementing multistage counters. In
the counting modes, state changes are initiated by the ris-
ing edge of the clock.
Features
s High-Speed—125 MHz typical count frequency
s Synchronous counting
s Asynchronous parallel load
s Cascadable
Ordering Code:
Order Number Package Number
Package Description
74F191SC
M16A
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow
74F191SJ
M16D
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
74F191PC
N16E
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Logic Symbols
Connection Diagram
IEEE/IEC
© 1999 Fairchild Semiconductor Corporation DS009495
www.fairchildsemi.com


74F191SJ 데이터시트, 핀배열, 회로
Unit Loading/Fan Out
Pin Names
Description
CE
CP
P0–P3
PL
U/D
Q0–Q3
RC
TC
Count Enable Input (Active LOW)
Clock Pulse Input (Active Rising Edge)
Parallel Data Inputs
Asynchronous Parallel Load Input (Active LOW)
Up/Down Count Control Input
Flip-Flop Outputs
Ripple Clock Output (Active LOW)
Terminal Count Output (Active HIGH)
U.L.
HIGH/LOW
1.0/3.0
1.0/1.0
1.0/1.0
1.0/1.0
1.0/1.0
50/33.3
50/33.3
50/33.3
Input IIH/IIL
Output IOH/IOL
20 µA/1.8 mA
20 µA/0.6 mA
20 µA/0.6 mA
20 µA/0.6 mA
20 µA/0.6 mA
1 mA/20 mA
1 mA/20 mA
1 mA/20 mA
Functional Description
The 74F191 is a synchronous up/down 4-bit binary
counter. It contains four edge-triggered flip-flops, with inter-
nal gating and steering logic to provide individual preset,
count-up and count-down operations.
Each circuit has an asynchronous parallel load capability
permitting the counter to be preset to any desired number.
When the Parallel Load (PL) input is LOW, information
present on the Parallel Data inputs (P0–P3) is loaded into
the counter and appears on the Q outputs. This operation
overrides the counting functions, as indicated in the Mode
Select Table.
A HIGH signal on the CE input inhibits counting. When CE
is LOW, internal state changes are initiated synchronously
by the LOW-to-HIGH transition of the clock input. The
direction of counting is determined by the U/D input signal,
as indicated in the Mode Select Table. CE and U/D can be
changed with the clock in either state, provided only that
the recommended setup and hold times are observed.
Two types of outputs are provided as overflow/underflow
indicators. The Terminal Count (TC) output is normally
LOW and goes HIGH when a circuit reaches zero in the
count-down mode or reaches 15 in the count-up mode. The
TC output will then remain HIGH until a state change
occurs, whether by counting or presetting or until U/D is
changed. The TC output should not be used as a clock sig-
nal because it is subject to decoding spikes.
The TC signal is also used internally to enable the Ripple
Clock (RC) output. The RC output is normally HIGH. When
CE is LOW and TC is HIGH, the RC output will go LOW
when the clock next goes LOW and will stay LOW until the
clock goes HIGH again. This feature simplifies the design
of multistage counters, as indicated in Figure 1 and
Figure 2. In Figure 1, each RC output is used as the clock
input for the next higher stage. This configuration is particu-
larly advantageous when the clock source has a limited
drive capability, since it drives only the first stage. To pre-
vent counting in all stages it is only necessary to inhibit the
first stage, since a HIGH signal on CE inhibits the RC out-
put pulse, as indicated in the RC Truth Table. A disadvan-
tage of this configuration, in some applications, is the
timing skew between state changes in the first and last
stages. This represents the cumulative delay of the clock
as it ripples through the preceding stages.
A method of causing state changes to occur simulta-
neously in all stages is shown in Figure 2. All clock inputs
are driven in parallel and the RC outputs propagate the
carry/borrow signals in ripple fashion. In this configuration
the LOW state duration of the clock must be long enough to
allow the negative-going edge of the carry/borrow signal to
ripple through to the last stage before the clock goes HIGH.
There is no such restriction on the HIGH state duration of
the clock, since the RC output of any device goes HIGH
shortly after its CP input goes HIGH.
The configuration shown in Figure 3 avoids ripple delays
and their associated restrictions. The CE input for a given
stage is formed by combining the TC signals from all the
preceding stages. Note that in order to inhibit counting an
enable signal must be included in each carry gate. The
simple inhibit scheme of Figure 1 and Figure 2 doesn't
apply, because the TC output of a given stage is not
affected by its own CE.
Mode Select Table
Inputs
Mode
PL CE U/D CP
H L
L
Count Up
H L
H
Count Down
L X X X Preset (Asyn.)
H H X X No Change (Hold)
RC Truth Table
Inputs
CE TC*
LH
HX
XL
*TC is generated internally
H = HIGH Voltage Level
L = LOW Voltage Level
 X = Immaterial
= LOW-to-HIGH Clock Transition
= LOW Pulse
CP
X
X
Output
RC
H
H
www.fairchildsemi.com
2




PDF 파일 내의 페이지 : 총 7 페이지

제조업체: Fairchild

( fairchild )

74F191SJ data

데이터시트 다운로드
:

[ 74F191SJ.PDF ]

[ 74F191SJ 다른 제조사 검색 ]




국내 전력반도체 판매점


상호 : 아이지 인터내셔날

전화번호 : 051-319-2877

[ 홈페이지 ]

IGBT, TR 모듈, SCR, 다이오드모듈, 각종 전력 휴즈

( IYXS, Powerex, Toshiba, Fuji, Bussmann, Eaton )

전력반도체 문의 : 010-3582-2743



일반적인 전자부품 판매점


디바이스마트

IC114

엘레파츠

ICbanQ

Mouser Electronics

DigiKey Electronics

Element14


관련 데이터시트


74F191SC

Up/Down Binary Counter with Preset and Ripple Clock - Fairchild



74F191SC

Up/Down Binary Counter with Preset and Ripple Clock - National



74F191SJ

Up/Down Binary Counter with Preset and Ripple Clock - Fairchild



74F191SJ

Up/Down Binary Counter with Preset and Ripple Clock - National